



# SPECIFICATIONS OF LCD MODULE

### Features

- 1. 5x8 dots, 8x2 characters
- 2. Built-in controller ST7066U or Equivalence
- 3. +3.3V power supply
- 4. 1/16 duty cycle
- 5. Easy interface with 4-bit or 8-bit MPU
- 6. STN blue LCD, transmissive mode, negative display,
- 7. 6 O'clock viewing direction
- 8. Side type LED backlight, white color
- 9. Working temperature range  $-0^{\circ}$ C to  $50^{\circ}$ C

### **Outline dimension**





### Absolute maximum ratings

| Item                        | Symbol              |      | Unit |                      |   |
|-----------------------------|---------------------|------|------|----------------------|---|
| Power voltage               | $V_{DD}$ - $V_{SS}$ | -0.3 | -    | 7.0                  | V |
| Input voltage               | $V_{IN}$            | -0.3 | -    | V <sub>DD</sub> +0.3 | v |
| Operating temperature range | T <sub>OP</sub>     | 0    | -    | +50                  | ŝ |
| Storage temperature range   | T <sub>ST</sub>     | -10  | -    | +60                  | U |

# **Block diagram**



# Interface pin description

| Pin no. | Symbol          | External connection | Function                                                                                                                                                            |  |  |  |  |
|---------|-----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1       | V <sub>SS</sub> |                     | Signal ground for LCM (GND)                                                                                                                                         |  |  |  |  |
| 2       | $V_{DD}$        | Power supply        | Power supply for logic for LCM (+5.0V DC)                                                                                                                           |  |  |  |  |
| 3       | $\mathbf{V}_0$  |                     | Contrast adjust                                                                                                                                                     |  |  |  |  |
| 4       | RS              | MPU                 | Register select signal                                                                                                                                              |  |  |  |  |
| 5       | R/W             | MPU                 | Read/write select signal                                                                                                                                            |  |  |  |  |
| 6       | Е               | MPU                 | Operation (data read/write) enable signal                                                                                                                           |  |  |  |  |
| 7~10    | DB0~DB3         | MPU                 | Four low order bi-directional three-state data bus lines.<br>Used for data transfer between the MPU and the LCM.<br>These four are not used during 4-bit operation. |  |  |  |  |
| 11~14   | DB4~DB7         | MPU                 | Four high order bi-directional three-state data bus lines.<br>Used for data transfer between the MPU                                                                |  |  |  |  |
| 15      | А               | Backlight power     | LED+ (+5V)                                                                                                                                                          |  |  |  |  |
| 16      | K               | supply              | LED- GND                                                                                                                                                            |  |  |  |  |

# **Contrast adjust**



V<sub>DD-</sub>V<sub>0</sub>: LCD Driving voltage

### VR: 10k~20k

# **Optical characteristics**



STN type display module (Ta=25°C, V<sub>DD</sub>=5.0V)

| Item                 | Symbol | Condition | Min. | Тур. | Max. | Unit         |  |
|----------------------|--------|-----------|------|------|------|--------------|--|
| Viewing engle        | θ      | (-)       | -60  | -    | 35   | deg          |  |
| viewing angle        | Φ      | CI22      | -40  | -    | 40   |              |  |
| Contrast ratio       | Cr     |           | -    | 6    | -    | -            |  |
| Response time (rise) | Tr     | -         | -    | 190  | 290  | <b>100</b> G |  |
| Response time (fall) | Tr     | -         | -    | 200  | 300  | ms           |  |

# **Electrical characteristics**

### **DC** characteristics

| Parameter                | Symbol           | Conditions                     | Min. | Тур. | Max.            | Unit |
|--------------------------|------------------|--------------------------------|------|------|-----------------|------|
| Supply voltage for LCD   | $V_{DD}$ - $V_0$ | Ta =25 ℃                       | -    | 4.5  | -               | V    |
| Input voltage            | $V_{\text{DD}}$  |                                | 2.7  | 5.0  | 5.5             |      |
| Supply current           | Idd              | Ta=25°C, V <sub>DD</sub> =5.0  | -    | 1.0  | 1.5             | mA   |
| Input leakage current    | Ilkg             |                                | -    | -    | 1.0             | uA   |
| "H" level input voltage  | VIH              |                                | 2.2  | -    | V <sub>DD</sub> |      |
| "L" level input voltage  | $V_{\text{IL}}$  | Twice initial value or less    | 0    | -    | 0.6             | V    |
| "H" level output voltage | Vон              | L <sub>OH</sub> =-0.25mA       | 2.4  | -    | -               | v    |
| "L" level output voltage | Vol              | L <sub>OH</sub> =1.6mA         | -    | -    | 0.4             |      |
| Backlight supply current | I <sub>F</sub>   | R=150 Ohm,V <sub>DD</sub> =5.0 | -    | 12   | 15              | mA   |

### Read cycle (Ta=25°C, V<sub>DD</sub>=5.0V)

| Parameter                 | Symbol | Test pin | Min. | Тур. | Max. | Unit |
|---------------------------|--------|----------|------|------|------|------|
| Enable cycle time         | tc     |          | 1200 | -    | -    |      |
| Enable pulse width        | tw     | Е        | 140  | -    | -    |      |
| Enable rise/fall time     | tr, tf |          | -    | -    | 25   |      |
| RS; R/W setup time        | tsu    |          | 0    | -    | -    | ns   |
| RS; R/W address hold time | th     | кз, к/ w | 10   | -    | -    |      |
| Data output delay         | td     |          | -    | -    | 100  |      |
| Data hold time            | tdh    |          | 10   | -    | -    |      |

## Read mode timing diagram



### Write cycle (Ta=25°C, V<sub>DD</sub>=5.0V)

| Parameter                 | Symbol       | Test pin | Min. | Тур. | Max. | Unit |
|---------------------------|--------------|----------|------|------|------|------|
| Enable cycle time         | tc           |          | 1200 | -    | -    |      |
| Enable pulse width        | tw           | Ε        | 140  | -    | -    |      |
| Enable rise/fall time     | tr, tf       |          | -    | -    | 25   |      |
| RS; R/W setup time        | <b>t</b> su1 |          | 0    | -    | -    | ns   |
| RS; R/W address hold time | <b>t</b> h1  | K5, K/W  | 10   | -    | -    |      |
| Data output delay         | tsu2         |          | 40   | -    | -    |      |
| Data hold time            | th2          | DD0~DD/  | 10   | -    | -    |      |

### Write mode timing diagram



### **Instruction description**

#### Outline

To overcome the speed difference between the internal clock of ST7066U and the MPU clock, ST7066U performs internal operations by storing control in formations to IR or DR. The internal operation is determined according to the signal from MPU, composed of read/write and data bus.

Instructions can be divided largely into four groups:

- 1) ST7066U function set instructions (set display methods, set data length, etc.)
- 2) Address set instructions to internal RAM
- 3) Data transfer instructions with internal RAM
- 4) Others

The address of the internal RAM is automatically increased or decreased by 1.

Note: During internal operation, busy flag (DB7) is read "High".

Busy flag check must be preceded by the next instruction.

When an MPU program with checking the busy flag (DB7) is made, it must be necessary 1/2 fuss for executing the next instruction by the falling edge of the "E" signal after the busy flag (DB7) goes to "LOW".

#### Contents

1) Clear display

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

Clear all the display data by writing "20H" (space code) to all DDRAM address, and set DDRAM address to "00H" into AC (address counter).

Return cursor to the original status, namely, brings the cursor to the left edge on the fist line of the display.

Make the entry mode increment (I/D="High").

2) Return home

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | -   |

Return home is cursor return home instruction.

Set DDRAM address to "00H" into the address counter.

Return cursor to its original site and return display to its original status, if shifted.

Content of DDRAM does not change.

3) Entry mode set

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D | SH  |

Set the moving direction of cursor and display.

#### I/D: increment / decrement of DDRAM address (cursor or blink)

When I/D="high", cursor/blink moves to right and DDRAM address is increased by 1.

When I/D="Low", cursor/blink moves to left and DDRAM address is increased by 1.

\*CGRAM operates the same way as DDRAM, when reading from or writing to CGRAM.

(I/D="high". shift left, I/D="Low". Shift right).

Ver: A

4) Display ON/OFF control

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | С   | В   |

Control display/cursor/blink ON/OFF 1 bit register.

#### **D: Display ON/OFF control bit**

When D="High", entire display is turned on.

When D="Low", display is turned off, but display data remains in DDRAM.

#### C: cursor ON/OFF control bit

When D="High", cursor is turned on.

When D="Low", cursor is disappeared in current display, but I/D register preserves its data.

#### B: Cursor blink ON/OFF control bit

When B="High", cursor blink is on, which performs alternately between all the "High" data and display characters at the cursor position.

When B="Low", blink is off.

5) Cursor or display shift

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 1   | S/C | R/L | -   | -   |

Shifting of right/left cursor position or display without writing or reading of display data.

This instruction is used to correct or search display data. (Refer to Table 6)

During 2-line mode display, cursor moves to the  $2^{nd}$  line after the  $40^{th}$  digit of the  $1^{st}$  line.

When display data is shifted repeatedly, each line is shifted individually.

When display shift is performed, the contents of the address counter are not changed.

#### Shift patterns according to S/C and R/L bits

| S/C | R/L | Operation                                                                 |
|-----|-----|---------------------------------------------------------------------------|
| 0   | 0   | Shift cursor to the left, AC is decreased by 1                            |
| 0   | 1   | Shift cursor to the right, AC is increased by 1                           |
| 1   | 0   | Shift all the display to the left, cursor moves according to the display  |
| 1   | 1   | Shift all the display to the right, cursor moves according to the display |

6) Function set

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 1   | DL  | Ν   | F   | -   | -   |

#### DL: Interface data length control bit

When DL="High", it mans 8-bit bus mode with MPU.

When DL="Low", it mans 4-bit bus mode with MPU. Hence, DL is a signal to select 8-bit or 4-bit bus mode.

In 4-bit bus mode, it needs to transfer 4-bit data twice.

#### N: Display line number control bit

When N="Low", 1-line display mode is set.

When N="High", 2-line display mode is set.

#### F: Display line number control bit

When F="Low", 5x8 dots format display mode is set.

When F="High", 5x11 dots format display mode.

7) Set CGRAM address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set CGRAM address to AC.

The instruction makes CGRAM data available from MPU.

8) Set DDRAM address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 1   | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set DDRAM address to AC.

This instruction makes DDRAM data available form MPU.

When 1-line display mode (N=LOW), DDRAM address is form "00H" to "4FH".

In 2-line display mode (N=High), DDRAM address in the 1<sup>st</sup> line form "00H" to "27H", and DDRAM address In the 2<sup>nd</sup> line is from "40H" to "67H".

9) Read busy flag & address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 1   | BF  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

This instruction shows whether ST7066U is in internal operation or not.

If the resultant BF is "High", internal operation is in progress and should wait BF is to be LOW, which by then if the nest instruction can be performed. In this instruction you can also read the value of the address counter.

10) Write data to RAM

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 0   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Write binary 8-bit data to DDRAM/CGRAM.

The selection of RAM from DDRAM, and CGRAM, is set by the previous address set instruction (DDRAM address set, CGRAM address set).

CORAM address set).

RAM set instruction can also determine the AC direction to RAM.

After write operation. The address is automatically increased/decreased by 1, according to the entry mode.

11) Read data from RAM

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 1   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Read binary 8-bit data from DDRAM/CGRAM.

The selection of RAM is set by the previous address set instruction. If the address set instruction of RAM is not performed before this instruction, the data that has been read first is invalid, as the direction of AC is not yet determined. If RAM data is read several times without RAM address instructions set before, read operation, the correct RAM data can be obtained from the second. But the first data would be incorrect, as there is no time margin to transfer RAM data. In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction,

It also transfers RAM data to output data register.

After read operation, address counter is automatically increased/decreased by 1 according to the entry mode.

After CGRAM read operation, display shift may not be executed correctly.

**NOTE:** In case of RAM write operation, AC is increased/decreased by 1 as in read operation.

At this time, AC indicates next address position, but only the previous data can be read by the read instruction.

### **Instruction table**

|                                  | Instruction code |         |     |     |     |     |     |     |     |     |                                                                                                                                              | Execution              |
|----------------------------------|------------------|---------|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Instruction                      | RS               | R/<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description                                                                                                                                  | Time (fosc=<br>270 KHZ |
| Clear<br>Display                 | 0                | 0       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Write "20H" to DDRA and set<br>DDRAM address to "00H"<br>from AC                                                                             | 1.53ms                 |
| Return<br>Home                   | 0                | 0       | 0   | 0   | 0   | 0   | 0   | 0   | 1   | -   | Set DDRAM address to "00H"<br>From AC and return cursor to<br>Its original position if shifted.<br>The contents of DDRAM are<br>not changed. | 1.53ms                 |
| Entry mode<br>Set                | 0                | 0       | 0   | 0   | 0   | 0   | 0   | 1   | I/D | SH  | Assign cursor moving direction<br>And blinking of entire display                                                                             | 39us                   |
| Display ON/<br>OFF control       | 0                | 0       | 0   | 0   | 0   | 0   | 1   | D   | С   | В   | Set display (D), cursor (C), and<br>Blinking of cursor (B) on/off<br>Control bit.                                                            |                        |
| Cursor or<br>Display shift       | 0                | 0       | 0   | 0   | 0   | 1   | S/C | R/L | -   | -   | Set cursor moving and display<br>Shift control bit, and the<br>Direction, without changing of<br>DDRAM data.                                 | 39us                   |
| Function set                     | 0                | 0       | 0   | 0   | 1   | DL  | N   | F   | -   | -   | Set interface data length (DL: 8-<br>Bit/4-bit), numbers of display<br>Line (N: =2-line/1-line) and,<br>Display font type (F: 5x11/5x8)      | 39us                   |
| Set CGRAM<br>Address             | 0                | 0       | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Set CGRAM address in address<br>Counter.                                                                                                     | 39us                   |
| Set DDRAM<br>Address             | 0                | 0       | 1   | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Set DDRAM address in address<br>Counter.                                                                                                     | 39us                   |
| Read busy<br>Flag and<br>Address | 0                | 1       | BF  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Whether during internal<br>Operation or not can be known<br>By reading BF. The contents of<br>Address counter can also be<br>read.           | Ous                    |
| Write data to<br>Address         | 1                | 0       | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Write data into internal RAM (DDRAM/CGRAM).                                                                                                  | 43us                   |
| Read data<br>From RAM            | 1                | 1       | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Read data from internal RAM (DDRAM/CGRAM).                                                                                                   | 43us                   |

#### Note:

When an MPU program with checking the busy flag (DB7) is made, it must be necessary 1/2fosc is necessary for executing the next instruction by the falling edge of the "E" signal after the busy flag (DB7) goes to "Low".

### **DDRAM address:**

### Display position

| 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  |
|----|----|----|----|----|----|----|----|
| 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |

DDRAM address

# Standard character pattern

| Upper<br>4bit<br>Lower<br>4bit | LLLL             | LLLH | LLHL | LLHH | LHLL | LHLH | LHHL | гннн | HLLL | HLLH | HLHL | нгнн | HHLL | ннгн | HHHL | нннн |
|--------------------------------|------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| LLLL                           | CG<br>RAM<br>(1) |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLLH                           | (2)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLHL                           | (3)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLHH                           | (4)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHLL                           | (5)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHLH                           | (6)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHHL                           | (7)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LННН                           | (8)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLLL                           | (1)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLLH                           | (2)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLHL                           | (3)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| нгнн                           | (4)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HHLL                           | (5)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HHLH                           | (6)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HHHL                           | (7)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| нннн                           | (8)              |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

### **Specification of Quality Assurance**

### 1 Purpose

This specification provides the product technical conditions, quality inspection, reliability test and the method of packing, transport and storage for GDM0802A LCD module.

### 2 Scope of application

This specification applies to GDM0802A character dot matrix LCD module.

#### 3 Requirements

- 3.1 All specs of GDM0802A character dot matrix module should be compliant to this specification.
- 3.2 The module structure, outline dimension, viewing area, display mode, viewing angle and pin-out interface for GDM0802A should conform to the design drawing approved by client.
- 3.3 The cosmetic quality criteria of GDM0802A are specified in table 1.

| ITEM                                                                        | INSPECTION CRIT                                                                    | INSPECTION CRITERIA                  |  |  |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------|--|--|--|--|--|--|--|--|--|
| Outline Dimension                                                           | Conforms to design drawing spec or sample appro                                    | ved by client                        |  |  |  |  |  |  |  |  |  |
| Interface                                                                   | Conforms to design drawing spec or sample appro                                    | ved by client                        |  |  |  |  |  |  |  |  |  |
| Display Mode                                                                | Conforms to design drawing spec or sample appro                                    | ved by client                        |  |  |  |  |  |  |  |  |  |
| Component                                                                   | (1)Rejected when component is not attached on so                                   | ldering surface and sticking up      |  |  |  |  |  |  |  |  |  |
| Soldering                                                                   | (2)Rejected when solder covers less than 2/3 of soldering area or component is not |                                      |  |  |  |  |  |  |  |  |  |
| Soldering                                                                   | connected to soldering area                                                        |                                      |  |  |  |  |  |  |  |  |  |
|                                                                             | (1)Surface of metal frame should be clean and                                      | smooth. The scratch of coating or    |  |  |  |  |  |  |  |  |  |
|                                                                             | roasted lacquer layer is according to following                                    | standard:                            |  |  |  |  |  |  |  |  |  |
|                                                                             | Width and Length of scratch                                                        | Numbers allowed                      |  |  |  |  |  |  |  |  |  |
|                                                                             | W≤0.10; L≤5.0                                                                      | 3                                    |  |  |  |  |  |  |  |  |  |
| Metal Frame                                                                 | W≤0.20; L≤3.0                                                                      | 2                                    |  |  |  |  |  |  |  |  |  |
|                                                                             | W≤0.30; L≤3.0                                                                      | 1                                    |  |  |  |  |  |  |  |  |  |
|                                                                             | Rejected when scratch exceeds the above spec.                                      |                                      |  |  |  |  |  |  |  |  |  |
|                                                                             | (2) Shape of frame should conform to design                                        | drawing spec, out of shape is not    |  |  |  |  |  |  |  |  |  |
|                                                                             | allowed.                                                                           |                                      |  |  |  |  |  |  |  |  |  |
|                                                                             | (1) Too small adhesive area to cause exposure of I                                 | C pin (Free of soldering-proof area) |  |  |  |  |  |  |  |  |  |
| Adhasiwa Saaling                                                            | on PCB is rejected.                                                                |                                      |  |  |  |  |  |  |  |  |  |
| Adhesive Sealing                                                            | (2) Exposure of chip bonding wire on COB board                                     | is rejected.                         |  |  |  |  |  |  |  |  |  |
| (3) Bubble size on surface of adhesive sealing exceeding 0.5mm is rejected. |                                                                                    |                                      |  |  |  |  |  |  |  |  |  |
|                                                                             | (1)Size of drill hole on PCB board should conform to design drawing spec or sample |                                      |  |  |  |  |  |  |  |  |  |
| PCB Board                                                                   | approved by client.                                                                |                                      |  |  |  |  |  |  |  |  |  |
|                                                                             | (2)Printing the non-concerned text or symbol on P                                  | CB is rejected.                      |  |  |  |  |  |  |  |  |  |

### Table 1. LCM Cosmetic Quality Criteria

3.4 Function test criteria of GDM0802A are specified in table 2.

| Ι                          | TEM                                   | INSPECTION CRITERIA                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|----------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Display Patt               | ern                                   | <ul> <li>Rejected when display the following patterns:</li> <li>a. Missing horizontal or vertical line;</li> <li>b. Uneven contrast of display pattern;</li> <li>c. Glimmering or jumping pattern;</li> <li>d. Disorder of display function;</li> <li>e. No display or light display.</li> </ul> |  |  |  |  |  |
|                            | Rainbow                               | Viewing at specified viewing angle range, more than two color rainbow on display panel inspected by naked eye is not allowed.                                                                                                                                                                    |  |  |  |  |  |
|                            | Extra or<br>Missing pattern           | Not allowed                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Pattern<br>Defect          | Pattern<br>Intrusion or<br>Protrusion | (1) a x b>0.2x0.2mm <sup>2</sup> Not allowed<br>(2) a or b>1/5D Not allowed<br>(3) When size of a or b is less than<br>or equal to the above range, the total<br>number of pattern intrusion or protrusion<br>should not exceed 4.<br>a                                                          |  |  |  |  |  |
| LED<br>Backlight<br>Defect | Transmissive<br>type LCD              | Spot of LED backlight:Diameter of spotNumber allowedDia.≤0.10mmIgnored0.10mm <dia.≤0.20mm< td="">60.20mm<dia.≤0.25mm< td="">50.25mm<dia.≤0.40mm< td="">30.40mm<dia.< td="">0</dia.<></dia.≤0.40mm<></dia.≤0.25mm<></dia.≤0.20mm<>                                                                |  |  |  |  |  |
| Function Defect            |                                       | The followings are not allowed:<br>a. No function switch;<br>b. Slow response time.                                                                                                                                                                                                              |  |  |  |  |  |

### Table 2. LCM Function Test Criteria

3.5 Defects like bad alignment layer and fluid leakage are not allowed on the display panel.

3.6 Electrical and optical parameters for GDM0802A LCM refer to Table 3.

| ITEM                                                    | SVMBOL           | STN Dot | Matrix Chara | cter Type | IINIIT |
|---------------------------------------------------------|------------------|---------|--------------|-----------|--------|
| I I LIVI                                                | STMDOL           | MIN.    | TYP.         | MAX.      | UNII   |
| LCD Operating Voltage                                   | V <sub>LCD</sub> | -       | 5.0          | -         | V      |
| Contrast                                                | Cr               |         | 10:1         |           | -      |
| $\mathbf{B}_{\text{compared Time}}(25^{\circ}\text{C})$ | t <sub>r</sub>   |         | 150          | 250       |        |
| Response Time (25 C)                                    | t <sub>d</sub>   |         | 150          | 250       | IIIS   |
| Viewing Angle (Cr=2)                                    | θ                | 45      | -            | 60        | daa    |
| viewing Angle (CI-3)                                    | Φ                | -40     | -            | 40        | deg    |
| Operating Temp.                                         | T <sub>OP</sub>  | -20~+70 |              |           | Ŷ      |
| Storage Temp.                                           | T <sub>ST</sub>  | -25~+80 |              |           |        |
| Minimum Life Time                                       | τ                | ≥50000  |              |           | h      |

### Table 3. Electrical and Optical Parameters of LCM

#### 3.7 Reliability Test

Items of reliability test are as the followings with no abnormalities and function failures found after the test: (Number of specimen: 16)

3.7.1 Low Temperature and Storage Test

Wide temperature type -30  $^{\circ}$ C 500 Hours Restore 12 Hours

Standard temperature type -20°C 500 Hours Restore 12 Hours

3.7.2 High Temperature and Storage Test

Wide Temperature type 80 °C 500 Hours Restore 12 Hours

Standard temperature type 70°C 500 Hours Restore 12 Hours

#### 3.7.3 Humidity Test

40±2°C, RH=93±2% 500 Hours Restore 12 Hours

3.7.4 Temperature Shock Test

```
-20^{\circ}C 30Min \rightarrow 25^{\circ}C 30min \rightarrow 70^{\circ}C 30Min \rightarrow 25^{\circ}C 30Min \rightarrow -20^{\circ}C 30Min 10 Cycles, Restore 12 Hours
```

#### 3.7.5 Vibration Test

Sweep for 3 min at 10Hz, and amplitude 2mm at 10Hz for 2 hours each in X, Y and Z direction

3.7.6 Drop Test

Drop shock from height of 1m 10pcs in packing

3.8 The LCM Must Have Following Distinct Marks:

- a) Brand of manufacturer.
- b) Part Number: GDM0802A-XXX-XXX
- a) Product qualified label.
- b) Lot number or date of manufacture

#### 4 General experiment or test condition (Tc)

Operating Voltage:  $V_{DD}$ =Driving Voltage of IC; Environmental Temperature: To=25±3°C; Environmental Humidity: RH $\leq$ 70%

### **5** Inspection procedure

To guarantee the display in accordance with the technical spec, product inspection must be carried out in manufacturing and outgoing process.

5.1 Cosmetic and Display Function Inspection

This inspection includes all batch inspection of GDM0802A module. Unless otherwise specified, all cosmetic items inspected are be carried out with bare-eye inspection at the condition of normal illumination & eyesight and 25cm distance between inspector eye and module.

The items for cosmetic and display function inspection are shown in Table 4.

#### 5.2 Outgoing Inspection

Before products are shipped out of factory, outgoing inspection is implemented according to the relevant regulation in this specification. All acceptance items must be passed prior to the delivery.

The items for outgoing AQL level are also shown in Table 4.

| ITEM                  | REQUIREMENT      | CONDITION                               | METHOD                                       | COSMETIC AND<br>FUNCTION<br>INSPECTION | OUTGOING<br>INSPECTION<br>AQL |
|-----------------------|------------------|-----------------------------------------|----------------------------------------------|----------------------------------------|-------------------------------|
| Structure<br>and Size | Chapter 3.2      | Power Off                               | Measuring Tool                               | Random Sampling<br>20~25 Pcs           | 2.0                           |
| Cosmetic              | Chapter 3.3      | Power Off                               | Measuring Tool<br>or Visual Check            |                                        | 2.0                           |
| Display<br>Function   | Chapter 3.4, 3.5 | Power Off or<br>Whole Screen<br>Display | Eye Check or<br>Inspection with<br>Power On. | 100% Inspection                        | 0.65                          |
| Marks                 | Chapter 3.8      | Power Off                               | Visual Check                                 |                                        | 2.0                           |

#### 6 Packing, Transportation, storage

6.1 Packing Content

6.1.1 Package for GDM0802A LCM is anti-static bag (or shield bag) and carton box inside, and hard carton outside.

6.1.2 After LCM are packed into anti-static bag and put in box, separate alignment in good order with tight press and fined resition is required.

fixed position is required.

6.1.3 Unless otherwise specified, packing carton should be marked with description of P/N, quantity, date of manufacture, etc. and symbols of 'TAKE CARE' 'UP SIDE' 'NO WET'.

#### 6.2 Transportation

Unless otherwise specified, carton with LCM can be carried by any means of transport. During transportation, being wet by rain, mechanical strike, close to corrosive materials such as acid and alkali etc. should be avoided.

#### 6.3 Storage

6.3.1 Unless otherwise specified, LCM should be stored in circumstance of  $-20 \sim +60^{\circ}$ C temperature range with relative humidity RH $\leq 80\%$ , good ventilation and free of corrosiveness.

6.3.2 After the LCM qualified is packed into warehouse, the storage time is generally less than half year. If the storage is longer than the time, the LCM should be re-inspected and qualified prior to shipping and use.